# Minimizing Power Consumption in Combinational Logic Circuits by Reducing Switching Activity 

Nahla D. Habeeb<br>Electrical Engineering dept.<br>College of Engineering<br>University of Mustansirya


#### Abstract

The aim of the present paper is to investigate the minimization of the power consumption in combinational circuits by reducing the switching activity. A synthesis approach based on an iterative procedure that compares the minterms consequently, eliminate the complementary variables, then ORing all the terms in one simplified equation is introduced. The results show that about $10 \%$ reduction in switching activity has been obtained by using this method if it is compared with the normal optimal solution obtained from K-map method.


Key Word: switching activity, low-power consumption, combinational circuits,CMOS circuit , K-map.

تقليل القدرة المستهلكة في الدوائر المنطقية بتقلّيل فعالية التشغيل

يهدف البحث الحالي الى در اسة تقلبل القدرة المستهلكة في الدوائر المنطقية بتقليل فعالية النتخيل ـ يستند الاسلوب المتبع في البحث على عملية متتابعة يتم فيها مقارنة المدخلات المتشابهه (ذات الخرج ا ) واختز ال العناصر المتتامة ثم جمع الحدود المبسطة في معادلة واحدة. تشير النتائج الى ان فعالية التشغيل قد تم تقلبلها بحدود • (\% عند استخدام هذه الطريقة بالمقارنة مع تلك الدوائر المصممة باستخدام الطريقة التقليدية في مخطط كارنوف .

## 1. Introduction

The popularity of small, portable communications and computing devices has contributed to increasing interest in producing digital circuits with low power consumption and long operation lifetime. The power dissipated in CMOS circuits has two components: static, due to leakage current, and dynamic, due to switching activity. The static power is relatively low and is often neglected in power estimation. The dynamic component of power which occurs only during transition of internal circuit nodes from one logic level to another is given by the following expression:

$$
\begin{equation*}
\mathrm{P}=\sum_{\mathrm{i}} \quad \mathrm{~V}_{\mathrm{DD}}{ }^{2} \mathrm{C}_{\mathrm{L}} \mathrm{fE}_{\mathrm{sw}} \tag{1}
\end{equation*}
$$

Where $V_{D D}$ is the power supply voltage in CMOS logic, $C_{L}$ is the load capacitance at node i , $f$ is the frequency of operation of the circuit, $\mathrm{E}_{\mathrm{sw}}$ is the power consuming switching activity at node $i$, (number of gate output transitions/clock cycle)[1-4].It is understood from the above expression of the power consumption ,for a given CMOS technology with specified supply voltage of the circuit design, switching $\mathrm{E}_{\mathrm{sw}}$ of a node i is the only parameter that affects the power consumption[5],since it is dependent on the input pattern and the circuit structure. A method for calculating the switching for combinational circuits realized using gate logic was presented in [6], where the switching activity for a logic gate refers to the total number of 0 to 1 and 1 to 0 transitions occurring at the output of the gate while all possible two pattern input sequences are applied at the input of the gate. By using their definition the switching activity for a logic gate can be evaluated by the following expression,

$$
\begin{equation*}
\mathrm{A}_{\mathrm{T}}=\sum \mathrm{A}_{\mathrm{i}}=\sum 2 \underset{\mathrm{i}}{\underset{\mathrm{i}}{\mathrm{~F}}} \underset{\mathrm{i}}{\mid} \underset{\mathrm{i}}{\mathrm{R}} \mid \tag{2}
\end{equation*}
$$

Where ATis the total switching activity of the circuit, and $A_{i}$ is the activity at node i. $F_{i}$ represents the set of minterms of the logic function realized at node i and Ri represents the maxterms. $\left|F_{i}\right|$ and $\left|R_{i}\right|$ represent the cardinality of the sets Fi and Ri respectively. The switching activity estimation by assigning an integer value as defined in [6] makes it almost impossible for comparing different circuits since there is no reference metric on which comparisons can be made .Even though [6] provides a method for reducing the switching activity, it does not provide a formal procedure for the design of a combinational circuit with reduced switching activity .A disjoint implicant approach for reducing the switching activity was proposed in[7],that aimed at increasing the number of inputs to a gate. The partitioning of
the prime implicants of a minimal sum -of -products expressions that share minterms into disjoint implicants increase the number of inputs to a gate ,which directly reduce the switching activity by $10 \%$ with marginal increase in circuit area and delay. An algorithmic approach using K-map had been proposed in [3], which modifies the normal optimal solution obtained from K-map to reduce its switching activity providing for more than $10 \%$ reduction in switching activity. In this paper a synthesis approach for reducing switching activity of many combinational logic circuits depending on the truth table of the logic expression is proposed.

## 2. Switching Activity in CMOS Combinational Logic Circuits

To estimate the power consumption of a circuit with high accuracy, a large number of input signal patterns should be simulated and the average value of $\mathrm{E}_{\mathrm{sw}}$ calculated [8]. Switching activity can be calculated by a probability propagation algorithm whereby the transition probability of an internal circuit node is calculated from the signal probabilities of the primary input variable .The signal probability can be represented as follow [9]:

There is a binary sequence x (of length 1 ), where m bits are logic 1 .Then the probability that the signal is measured as 1 in a random clock cycle is $m / l$, and one can denote:

$$
\begin{equation*}
P(x=1)=m / l \tag{3}
\end{equation*}
$$

Obviously, there is n -bits ( $\mathrm{n}=\mathrm{L}-\mathrm{m}$ ) which has logic 0 in the sequence. Therefore the probability that the signal is measured as 0 in a random clock cycle is $\mathrm{n} / \mathrm{L}$, and one can denote

$$
\begin{equation*}
\mathrm{P}(\mathrm{x}=0)=\mathrm{n} / \mathrm{l} \tag{4}
\end{equation*}
$$

Therefore $\mathrm{p}_{0 \rightarrow 1}=\mathrm{n} / 1 * \mathrm{~m} / 1$ and $\mathrm{p}_{1 \rightarrow 0}=\mathrm{m} / 1 * \mathrm{n} / 1$, where $\mathrm{p}_{0 \rightarrow 1}$ and $\mathrm{p}_{1 \rightarrow 0}$ are the transition probabilities of the outputs switching from $0 \rightarrow 1$ and $1 \rightarrow 0$ respectively .But battery power consumed is only when the output switches from $0 \rightarrow 1$ so the switching activity of two input AND gate equal to $3 / 16$, for inverter equal to $1 / 4$,for three input AND gate equal to $7 / 64$ and for four input AND gate equal to $15 / 256$,from this it is clear that switching activity is maximum when the number of 1'S and $0^{\prime} S$ of the function are equal .Since inverter has equal number of 1'S and $0^{\prime} S$ in its function, it has the highest switching activity and this
explain why one have to avoid input inverters in designing logic circuits. Switching activity of a gate is also a function of the number of inputs to the gate .

A gate with fewer inputs will have higher switching activity compared to a gate with more inputs .Hence increasing the number of inputs to a gate is also an important design consideration for combinational logic design for reduced switching activity.[3,7]

## 3. Design of combinational logic circuits with minimum switching activity

In this section a simple procedure is introduced for designing low power consumption logic circuit based on writing the truth table of the logic expression then comparing the minterms respectively in order to eliminate the complementary variable, then eliminate the same minterm if exist, compare the remaining variable to see if it is possible to eliminate the complementary variable if exist as shown in the two example below:

## Example 1: $\mathbf{F}=\sum \mathbf{0 , 1 , 4 , 5}$

\section*{| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |}



Example 2: $\mathbf{F}=\sum \mathbf{0 , 2 , 4 , 6}$

| A | B | C | DA | B | C | DA | B | C | $\mathbf{D}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |



So one can get the simplified minterm with no need to draw the K-map.

## 4. Simulation results

1- $\mathbf{f}_{1}=\sum 1,3,5,8,9,11,13,15$


Switching activity for this implementation is:
$\boldsymbol{E}_{s w} 1 / 4,3 / 16,7 / 64,7 / 64,3 / 16,7 / 64,7 / 64,1 / 4$

$$
\underbrace{\mathbf{f}_{1}=c^{--} d+a^{-} b^{-} d+a d+a b^{-} c^{-}}_{1 / 4} \quad \text { \{ using k- map method \}}
$$

Switching activity for this implementation is:
$\mathbf{E}_{\mathrm{sw}}=1 / 4,3 / 16,3 / 16,7 / 64,3 / 16,3 / 16,7 / 64,1 / 4$
There is about $10 \%$ saving in switching activity
2- $\mathbf{f}_{2}=\sum 0,1,4,6,9,10,12,14 \quad\{$ using the proposed method \}
$\mathbf{f}_{2}=\bar{a}^{-} \mathrm{c}^{-}+\mathrm{bd}^{-}+\mathrm{ab}^{-} \mathrm{cd}^{-}+\mathrm{ab}^{-} \mathrm{c}^{-} \mathrm{d}$


1/4

Total switching activity for this implementation:

$$
\mathbf{E}_{\mathrm{sw}}=1 / 4,7 / 64,3 / 16,3 / 16,15 / 256,3 / 16,15 / 256,1 / 4
$$

$$
\text { \{using the proposed method\} }
$$

$\qquad$

1/4
Total switching activity for this implementation is:
$\mathbf{E}_{\mathrm{sw}}=1 / 4,1 / 4,7 / 64,3 / 16,7 / 64,3 / 16,7 / 64,1 / 4$

There is about $11 \%$ saving in switching activity.
$\mathbf{3}-\mathbf{f}_{\mathbf{3}}=\sum 0,1,3,4,6,7,9,12,15$
$f_{3}=\bar{a} b^{-} c^{-}+\bar{a} c d+\bar{a} b d^{-}+a b c d+a b c^{-} d^{-}+a b^{-} c d^{-} \quad$ \{ using the proposed method $\}$


63/256

Switching activity using this implementation is :
$\mathbf{E}_{\mathrm{sw}}=1 / 4,7 / 64,7 / 64,3 / 16,7 / 64,15 / 256,3 / 16,15 / 256,3 / 16,15 / 256,0.2211,0.145$,

63/256
$\mathbf{f}_{3}=a^{-} b^{-} c^{-}+a^{-} c d+b c^{-} d^{-}+b c d+b^{-} c^{-} d+\bar{a} b d$

$$
\begin{aligned}
& \mathbf{f}_{2}=\bar{a} b^{-} \mathrm{c}^{-}+\mathrm{bd}^{-}+\mathrm{ac}^{-} \mathrm{d}+\mathrm{b}^{-} \mathrm{cd}^{-} \\
& =(a+b+c)+\underbrace{\overbrace{1 / 4}^{d^{-}}}_{7 / 64}+\underbrace{a c_{1 / 4}^{-} d}_{3 / 16}+\underbrace{(b+d)}_{7 / 64} c
\end{aligned}
$$



63/256

## Switching activity using this implementation is :

$\mathbf{E}_{\mathrm{sw}}=7 / 64,1 / 4,7 / 64,3 / 16,7 / 64,7 / 64,3 / 16,7 / 64,3 / 16,7 / 64,0.2211,0.2211,63 / 256$

There is about $11 \%$ saving in switching activity.

## 5. Conclusions

In this paper a synthesis approach for the design of combinational logic circuits, with the primary objective of minimizing their switching activity is introduced. This paper shows clearly that there is no need to draw the k- map and to decide which group of minterms will be selected and which group will give the less switching activity, since from the truth table one can directly write the simplified equation which will give the optimum switching activity, the results shows that about $10 \%$ saving in switching activity is obtained using this procedure.

## 6. References

[1] M.S.Hsiao, 2002, Genetic Spot Optimization For Peak Power Estimation In Large VLSI Circuits, VLSI Design, Vol. 15 (1), pp. 407-416.
[2] M.S.Hsiao, E.M.Rudnick, and J.H.Pate, 2000, Peak Power Estimation of VLSI Circuits : New Peak Power Measures, IEEE Transactions on VLSI Systems, Vol. 8,No. 4.
[3] R.V.Menon, S. Chennupati, N.K.Samala,D.Radhakrishnan, andB.Izadi, 2004, Switching Activity Minimization In Combinational Logic Design, Proceeding of the International Conference on Embedded Systems and Applications, pp.47-53.
[4] M.Pedram,1996, Power Minimization In IC Design: Principles and Applications, Transactions of ACM, Vol.1, No. 1, pp.1-58.
[5] K.Paramasivam and K.Gunavathi, 2007, Switching Activity Based Method For Minimizing Testing Power In Digital Circuits, ECTI Transactions on Electrical Engineering, Electronics, and Communications, Vol.5, No.1.
[6] I.BrozozOwski and A.Kos, 1999, Minimization of Power Consumption In Digital Integrated Circuits By Reduction of Switching Activity, 2Sth Euromicro Conference, Vol. 1 .
[7] R.V.Menan, S.Chennupati, N.K.Samala, D.Radhakrishnan, and B.Izadi, 2003, Power Optimized In Combinational Logic Design, Proceedings of International Conference on Embedded Systems and Applications, pp.223-227.
[8] A.Ghosh, S.Devadas, K.Keutzer, and J.White, 1992, Estimation of Average Switching Activity In Combinational and Sequential Circuits, In Proceedings $29^{\text {th }}$ Design Automation Conf. pp. 253-259.
[9] Qing Wu, Xunwei Wu, 2003, A Note on The Relation Ship Between Signal Probability and Switching Activity, http/ www.cecs.uci.edu.

